Part Number Hot Search : 
J1011 Y7C13 HEF40 ZM4757A HEF40 M103J XMXXX BZX84C47
Product Description
Full Text Search
 

To Download CS201 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ds06-20211-1e fujitsu semiconductor data sheet copyright?2007 fujitsu li mited all rights reserved semicustom cmos standard cell CS201 series description the CS201 series of 65 nm standard cells is a line of cmos asics that satisfy demands for lower power consumption and higher integration. these cells offer the minimum level of leakage current in the semiconductor industry, and are able to implement a mixture of core transistors with three different threshold voltages, as appropriate for the applications ranging from hand held terminals to digital audiovisual equipment. the integration level in this series is twice th e previous series with lower power consumption. features ? technology : 65 nm si gate cmos : 6 to 12 layers of metal wiring. ultra low-k (low permittivity) material is used for dielectric inter-layers. three different types of core transistors (l ow leak, standard and high speed) can be used on the same chip.  power supply voltage : supports a wide range from + 0.9 v to + 1.3 v  operation junction temperature : ? 40 c to + 125 c (standard)  gate delay time : 11 ps (1.2 v, inverter, f/o = 1)  gate power consumption : 1.77 nw/gate (operating condition: 1.2 v, operating rate 0.5, 1 mhz)  reduced chip size achieved by creating the wi re bonding pads within the i/o macro regions.  support various cell sets (from low po wer versions to high speed versions)  compiled cell (ram, rom, others)  support large capacity memory ?1t-sram-q ? ?* 1 ?1t-sram-q ? ? is the embedded memory wh ich enable maximum 128mbit.  support low-consumption technology ? cooladjust tm ?* 2  support ultra high speed (up to 10 gbps) interface macros  special interfaces (lvds, sstl, others)  short-term development using a physical prototyping tool  one pass design using a physical synthesis tool  hierarchical design environment for supporting large-scale circuits  support signal integrity, emi noise reduction  support static timing sign-off (continued)
CS201 series 2 (continued)  improve timing convergence by using stat istical static timing analysis (ssta)  design for manufacturing (dfm) enables stab le product-supply and reduced variation  optimum package range : fbga, pbga, tebga, fc-bga *1: to realize this memory, the ?1t-sram-q ? ? technology by mosys inc. was used *2: ?cooladjust tm ? is low power solution presented by fujitsu. note : some of the features are not available yet. macro libraries (including macros currently being prepared) 1. logic cells (about 400 types) library sets having three different th reshold voltages of core transistors. 2. ip macros the following macros will be made available for the CS201 series. * : arm is the trademark of arm limited. 3. special i/o interface macro ? adder ? and ? and-or ? and-or inverter ? buffer ? clock buffer ? decoder ? delay buffer ? enor ? eor ? inverter ? latch ? nand ? nor ? or ? or-and ? or-and inverter ? scan flip flop ? non-scan flip flop ? multiplexer ? others cpu/dsp arm ? * cores(arm7/arm9/arm11),peripherals ip mixed signal macro adc, dac, opamp, others compiled macro sram (1 port, 2 port), 1 rom, product sum calculators large capacity memory 1t-sram-q ? pll analog pll interface macro (phy) lvds, sstl2, sstl18, pci, i 2 c, others interface macro (controller) usb2.0 device/host, serial at a, pci-express, ddr2, hdmi, others
CS201 series 3 compiled cell compiled cells are macro cells that can be automatically generated by specifying the bit/word configuration. the following compiled cells are available for the CS201 series (note that the bit/word ranges for each macro vary depending on the column type). 1. clock synchronous single-port ram (1 address : 1 read/write) 2. clock synchronous dual port ram (2 address: 2 read/write) 3. clock synchronous rom 4. clock synchronous register file (2 address : 1 read, 1 write) column type memory capacity (bit) word range (word) bit range (bit) 2 16 to 160 k 16 to 1 k 1 to 160 4 32 to 640 k 32 to 8 k 1 to 80 8 64 to 640 k 64 to 16 k 1 to 40 column type memory capacity (bit) word range (word) bit range (bit) 4 64 to 72 k 32 to 1k 2 to 72 column type memory capacity (bit) word range (word) bit range (bit) 16 256 to 1m 128 to 8 k 2 to 128 64 1k to 1m 512 to 32 k 2 to 32 column type memory capacity (bit) word range (word) bit range (bit) 1 16 to 1152 8 2 to 144 1 32 to 18 k 16 to 128 2 to 144
CS201 series 4 absolute maximum ratings *1 : v ss = 0 v *2 : internal gates *3 : 1.8 v interface on dual-power supply system *4 : 2.5 v interface on dual-power supply system *5 : 3.3 v interface on dual-power supply system *6 : the output current varies depending on the number of wi ring layers in the chip and the wiring configuration of the i/o cells. contact your fujit su representative for details. warning: semiconductor devices can be permanently dama ged by application of stress (voltage, current, temperature, etc.) in excess of absolute ma ximum ratings. do not exceed these ratings. parameter symbol rating unit remarks min max power supply voltage* 1 v dd ? 0.5 + 1.8 v *2 ? 0.5 + 2.5 (tbd) *3 ? 0.5 + 3.6 (tbd) *4 ? 0.5 + 4.6 *5 input voltage* 1 v i ? 0.5 v dd + 0.5 ( 2.5 v) v *3 ? 0.5 v dd + 0.5 ( 3.6 v) *4 ? 0.5 v dd + 0.5 ( 4.6 v) *5 output voltage* 1 v o ? 0.5 v dd + 0.5 ( 2.5 v) v *3 ? 0.5 v dd + 0.5 ( 3.6 v) *4 ? 0.5 v dd + 0.5 ( 4.6 v) *5 storage temperature t st ? 55 + 125 c operation junction temperature tj ? 40 + 125 c output current* 6 i o ? 15 ma power supply pin current i d ? 40 ma
CS201 series 5 recommended operating conditions ? dual power supply (under planning) (v dde = 1.8 v 0.15 v, v ddi = 1.0 v 0.1 v/v ddi = 1.2 v 0.1 v) (v ss = 0 v) ? dual power supply (under planning) (v dde = 2.5 v 0.2 v, v ddi = 1.0 v 0.1 v/v ddi = 1.2 v 0.1 v) (v ss = 0 v) parameter symbol value unit min typ max power supply voltage v dde 1.65 1.8 1.95 v v ddi 0.9 1.0 1.1 v 1.1 1.2 1.3 v h level input voltage 1.8 v cmos normal v ih v dde 0.65 ? v dde + 0.3 v 1.8 v cmos schmitt v dde 0.70 ? v dde + 0.3 v l level input voltage 1.8 v cmos normal v il ? 0.3 ? v dde 0.35 v 1.8 v cmos schmitt ? 0.3 ? v dde 0.30 v schmitt hysteresis voltage v h v dde 0.10 ? v dde 0.40 v operation junction temperature tj ? 40 ? + 125 c parameter symbol value unit min typ max power supply voltage v dde 2.3 2.5 2.7 v v ddi 0.9 1.0 1.1 v 1.1 1.2 1.3 v h level input voltage 2.5 v cmos normal v ih 1.7 ? v dde + 0.3 v 2.5 v cmos schmitt 1.7 ? v dde + 0.3 v l level input voltage 2.5 v cmos normal v il ? 0.3 ? + 0.7 v 2.5 v cmos schmitt ? 0.3 ? + 0.7 v schmitt hysteresis voltage v h 0.2 ? 1.0 v operation junction temperature tj ? 40 ? + 125 c
CS201 series 6 ? dual power supply (v dde = 3.3 v 0.3 v, v ddi = 1.0 v 0.1 v/v ddi = 1.2 v 0.1 v) (v ss = 0 v) warning: the recommended operating conditions are requir ed in order to ensure the normal operation of the semiconductor device. all of the device?s electrical characteristics are warranted when the device is operated within these ranges. always use semiconductor devices within their recommended operating cond ition ranges. operation outside these ranges may adversely affect re liability and could result in device failure. no warranty is made with respect to uses, operat ing conditions, or combinations not represented on the data sheet. users considering application outside the listed conditions are advised to contact their fujitsu representatives beforehand. parameter symbol value unit min typ max power supply voltage v dde 3.0 3.3 3.6 v v ddi 0.9 1.0 1.1 v 1.1 1.2 1.3 v h level input voltage 3.3 v cmos normal v ih 2.0 ? v dde + 0.3 v 3.3 v cmos schmitt 2.1 ? v dde + 0.3 v l level input voltage 3.3 v cmos normal v il ? 0.3 ? + 0.8 v 3.3 v cmos schmitt ? 0.3 ? + 0.7 v schmitt hysteresis voltage v h 0.2 ? 1.4 v operation junction temperature tj ? 40 ? + 125 c
CS201 series 7 electrical characteristics ? dual power supply (under planning) (v dde = 1.8 v 0.15 v, v ddi = 1.0 v 0.1 v/v ddi = 1.2 v 0.1 v) (v dde = 1.8 v 0.15 v, v ddi = 1.0 v 0.1 v/v ddi = 1.2 v 0.1 v, v ss = 0 v, tj = ? 40 c to + 125 c) ? dual power supply (under planning) (v dde = 2.5 v 0.2 v, v ddi = 1.0 v 0.1 v/v ddi = 1.2 v 0.1 v) (v dde = 2.5 v 0.2 v, v ddi = 1.0 v 0.1 v/v ddi = 1.2 v 0.1 v, v ss = 0 v, tj = ? 40 c to + 125 c) ? dual power supply (v dde = 3.3 v 0.3 v, v ddi = 1.0 v 0.1 v/v ddi = 1.2 v 0.1 v) (v dde = 3.3 v 0.3 v, v ddi = 1.0 v 0.1 v/v ddi = 1.2 v 0.1 v, v ss = 0 v, tj = ? 40 c to + 125 c) parameter symbol conditions value unit min typ max h level output voltage v oh 1.8 v output i oh = ? 100 av dde ? 0.2 ? v dde v l level output voltage v ol 1.8 v output i ol = 100 a0 ? 0.2 v input leakage current i l ???? a pull-up/pull-down resistor rp pull-up v il = 0 v pull-down v ih = v dde ? 18 ? k ? parameter symbol conditions value unit min typ max h level output voltage v oh 2.5 v output i oh = ? 100 av dde ? 0.2 ? v dde v l level output voltage v ol 2.5 v output i ol = 100 a0 ? 0.2 v input leakage current i l ???? a pull-up/pull-down resistor rp pull-up v il = 0 v/ pull-down v ih = v dde ? 25 ? k ? parameter symbol conditions value unit min typ max h level output voltage v oh 3.3 v output i oh = ? 100 av dde ? 0.2 ? v dde v l level output voltage v ol 3.3 v output i ol = 100 a0 ? 0.2 v input leakage current i l ? ? 10 ? + 10 a pull-up/pull-down resistor rp pull-up v il = 0 v/ pull-down v ih = v dde 15 33 70 k ?
CS201 series 8 design methods fujitsu?s reference design flow provides the following f unctions that help reduce the development time of large scale, high quality lsis.  statistical static timing analysis (ssta) improves timing convergence.  physical prototyping enables more accurate estimation of highly reliable designs.  layout synthesis with optimized timing is realized by physical synthesis tool.  high accuracy design environment considers drop in power supply voltage, signal noise, delay penalty and crosstalk.  i/o design environment (power line design, assignment and selection of i/os, package selection) considers noise. packages the CS201 series can use the same pa ckages that were available for the previous series, allowing a smooth transition from previously developed models. for details of delivery time, contact fujitsu.  fbga packages  pbga packages  tebga packages  fc-bga packages
CS201 series f0706 fujitsu limited all rights reserved. the contents of this document are subject to change without notice. customers are advised to consult with fujitsu sales representatives before ordering. the information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of fujitsu semiconductor device; fujitsu does not warrant proper operation of the device with respect to use based on such information. when you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. fujitsu assumes no liability for any damages whatsoever arising out of the use of the information. any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any ot her right of fujitsu or any third party or does fujitsu warrant non-in fringement of any third-party?s intellectual property right or othe r right by using such information. fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein. the products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremel y high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, ai rcraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon syst em), or (2) for use requiring extremely high reliability (i.e., su bmersible repeater and artificial satellite). please note that fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. any semiconductor devices have an inherent chance of failure. you must protect against injury, damage or loss from such failures by incorporating safety design m easures into your facility and equipment such as redundancy, fi re protection, and prevention of over-current levels and other abnormal operating conditions. if any products described in this document represent goods or technologies subject to certain restrictions on export under the foreign exchange and foreign trade law of japan, the prior authorization by japanese government will be required for export of those products from japan. the company names and brand names herein are the trademarks or registered trademarks of their respective owners. edited business promotion dept.


▲Up To Search▲   

 
Price & Availability of CS201

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X